Search engine for discovering works of Art, research articles, and books related to Art and Culture
ShareThis
Javascript must be enabled to continue!

Reversible Circuit Synthesis Time Reduction Based on Subtree-Circuit Mapping

View through CrossRef
Several works have been conducted regarding the reduction of the energy consumption in electrical circuits. Reversible circuit synthesis is considered to be one of the major efforts at reducing the amount of power consumption. The field of reversible circuit synthesis uses a large number of proposed algorithms to minimize the overall cost of circuits synthesis (represented in the line number and quantum cost), with minimal concern paid for synthesis time. However, because of the iterative nature of the synthesis optimization algorithms, synthesis time cannot be neglected as a parameter which needs to be tackled, especially for large-scale circuits which need to be realized by cascades of reversible gates. Reducing the synthesis cost can be achieved by Binary Decision Diagrams (BDDs), which are considered to be a step forward in this field. Nevertheless, the mapping of each BDD node into a cascade of reversible gates during the synthesis process is time-consuming. In this work, we implement the idea of the subtree-based mapping of BDD nodes to reversible gates instead of the classical nodal-based algorithm to effectively reduce the entire reversible circuit synthesis time. Considering Depth-First Search (DFS), we convert an entire BDD subtree in one step into a cascade of reversible gates. A look-up table for all possible combinations of subtrees and their corresponding reversible gates has been constructed, in which a hash key is used to directly access subtrees during the mapping process. This table is constructed as a result of a comprehensive study of all possible BDD subtrees and considered as a reference during the conversion process. The conducted experimental tests show a significant synthesis time reduction (around 95% on average), preserving the correctness of the algorithm in generating a circuit realizing the required Boolean function.
Title: Reversible Circuit Synthesis Time Reduction Based on Subtree-Circuit Mapping
Description:
Several works have been conducted regarding the reduction of the energy consumption in electrical circuits.
Reversible circuit synthesis is considered to be one of the major efforts at reducing the amount of power consumption.
The field of reversible circuit synthesis uses a large number of proposed algorithms to minimize the overall cost of circuits synthesis (represented in the line number and quantum cost), with minimal concern paid for synthesis time.
However, because of the iterative nature of the synthesis optimization algorithms, synthesis time cannot be neglected as a parameter which needs to be tackled, especially for large-scale circuits which need to be realized by cascades of reversible gates.
Reducing the synthesis cost can be achieved by Binary Decision Diagrams (BDDs), which are considered to be a step forward in this field.
Nevertheless, the mapping of each BDD node into a cascade of reversible gates during the synthesis process is time-consuming.
In this work, we implement the idea of the subtree-based mapping of BDD nodes to reversible gates instead of the classical nodal-based algorithm to effectively reduce the entire reversible circuit synthesis time.
Considering Depth-First Search (DFS), we convert an entire BDD subtree in one step into a cascade of reversible gates.
A look-up table for all possible combinations of subtrees and their corresponding reversible gates has been constructed, in which a hash key is used to directly access subtrees during the mapping process.
This table is constructed as a result of a comprehensive study of all possible BDD subtrees and considered as a reference during the conversion process.
The conducted experimental tests show a significant synthesis time reduction (around 95% on average), preserving the correctness of the algorithm in generating a circuit realizing the required Boolean function.

Related Results

Identifying glycan motifs using a novel subtree mining approach
Identifying glycan motifs using a novel subtree mining approach
AbstractBackgroundGlycans are complex sugar chains, crucial to many biological processes. By participating in binding interactions with proteins, glycans often play key roles in ho...
A Framework for Sampling-Based XML Data Pricing
A Framework for Sampling-Based XML Data Pricing
While price and data quality should define the major tradeoff for consumers in data markets, prices are usually prescribed by vendors and data quality is not negotiable. In this pa...
Implementation of sequential circuit using feynman and fredkin reversible logic gates
Implementation of sequential circuit using feynman and fredkin reversible logic gates
Abstract At present, one of the most vital issue is reversible logic and this reversible logic has various applications in different areas such as low power CMOS, qu...
Comparison of LA and PVC mapping using OCTARAY and OPTRELL catheters
Comparison of LA and PVC mapping using OCTARAY and OPTRELL catheters
Abstract Background Multielectrode mapping catheters, such as the OCTARAY and OPTRELL, are essential in creating myocardial ele...
Simulation modeling study on short circuit ability of distribution transformer
Simulation modeling study on short circuit ability of distribution transformer
Abstract Under short circuit condition, the oil immersed distribution transformer will endure combined electro-thermal stress, eventually lead to the mechanical dama...
Isolation, characterization and semi-synthesis of natural products dimeric amide alkaloids
Isolation, characterization and semi-synthesis of natural products dimeric amide alkaloids
 Isolation, characterization of natural products dimeric amide alkaloids from roots of the Piper chaba Hunter. The synthesis of these products using intermolecular [4+2] cycloaddit...
PERUBAHAN SUHU LINGKUNGAN TERHADAP WAKTU TRIP PADA MINI CIRCUIT BREAKER 6A TIPE C
PERUBAHAN SUHU LINGKUNGAN TERHADAP WAKTU TRIP PADA MINI CIRCUIT BREAKER 6A TIPE C
ABSTRACT The purpose of this research is to know about the effect of current rate increasing and ambient temperature change on tripping time miniature circuit breakers 6A typ...

Back to Top