Javascript must be enabled to continue!
Low Power 8T and 9T SRAM Cell Configurations using Improved SVL (I-SVL)
View through CrossRef
Background/Objectives: Memory is important in today's world of electronic equipment, such as processors and portable electronics, thanks to the use of static random-access memory (SRAM). Low-power electronic devices, such as PDAs and cell phones, are the goal of the current generation. Consequently, the design of low power SRAM has a vast array of uses. However, the SRAM design adds a higher power requirement. Therefore, there is still opportunity to develop an appropriate low-power memory cell. The implementation of low power reduction solutions satisfies this urgent demand. Additionally, these devices require cache memories, which are created using Static Random Access Memory cells (SRAMs). Using power reduction strategies to create SRAM cells with low leakage is now a difficulty. Methods: In the present context the designing and implementation of low power 8T and 9T SRAM cells has been carried using SVL and I-SVL techniques for various process corner models. The simulation has been carried using Microwind DSCH (version 3.5) and all simulations are carried out using Microwind version 3.1 with 90 nm technology library at 1.2 V of Vdd. Findings: The proposed 8T I-SVL based cells shows improvements in power by 18% and 69% using BSIM 4 in comparison with the Level 3 and Level 1 models respectively. The proposed 9T I-SVL based cells shows improvements in power by 30% and 1.8% using Level 3 in comparison with the Level 1 and BSIM 4 models respectively. Novelty: This study proposes Low power 8T and 9T based SRAM cells in terms of static and dynamic power in comparison with the existing literatures through the usage of I-SVL techniques. In addition, the proposed I-SVL 8T and 9T SRAM cell shows 52% and 68% improvements in terms of total power comparatively with the existing works.
Keywords: SRAM, Improved – Self Controllable Voltage level (I-SVL), Improved lower SVL (I-LSVL), Improved upper SVL (I-USVL), Self Controllable Voltage level (SVL)
Indian Society for Education and Environment
Title: Low Power 8T and 9T SRAM Cell Configurations using Improved SVL (I-SVL)
Description:
Background/Objectives: Memory is important in today's world of electronic equipment, such as processors and portable electronics, thanks to the use of static random-access memory (SRAM).
Low-power electronic devices, such as PDAs and cell phones, are the goal of the current generation.
Consequently, the design of low power SRAM has a vast array of uses.
However, the SRAM design adds a higher power requirement.
Therefore, there is still opportunity to develop an appropriate low-power memory cell.
The implementation of low power reduction solutions satisfies this urgent demand.
Additionally, these devices require cache memories, which are created using Static Random Access Memory cells (SRAMs).
Using power reduction strategies to create SRAM cells with low leakage is now a difficulty.
Methods: In the present context the designing and implementation of low power 8T and 9T SRAM cells has been carried using SVL and I-SVL techniques for various process corner models.
The simulation has been carried using Microwind DSCH (version 3.
5) and all simulations are carried out using Microwind version 3.
1 with 90 nm technology library at 1.
2 V of Vdd.
Findings: The proposed 8T I-SVL based cells shows improvements in power by 18% and 69% using BSIM 4 in comparison with the Level 3 and Level 1 models respectively.
The proposed 9T I-SVL based cells shows improvements in power by 30% and 1.
8% using Level 3 in comparison with the Level 1 and BSIM 4 models respectively.
Novelty: This study proposes Low power 8T and 9T based SRAM cells in terms of static and dynamic power in comparison with the existing literatures through the usage of I-SVL techniques.
In addition, the proposed I-SVL 8T and 9T SRAM cell shows 52% and 68% improvements in terms of total power comparatively with the existing works.
Keywords: SRAM, Improved – Self Controllable Voltage level (I-SVL), Improved lower SVL (I-LSVL), Improved upper SVL (I-USVL), Self Controllable Voltage level (SVL).
Related Results
ANALYSIS OF STATIC NOISE MARGIN FOR NOVEL POWER GATED SRAM
ANALYSIS OF STATIC NOISE MARGIN FOR NOVEL POWER GATED SRAM
Data stability is one of the important parameter of SRAM with scaling of CMOS technology. However the move to nanometer technology not only nodes has increased, but the variability...
Ultra-Low Power 9T FinFET Based SRAM Cell for IoT Applications
Ultra-Low Power 9T FinFET Based SRAM Cell for IoT Applications
The rapid proliferation of Internet of Things (IoT) devices has escalated the demand for energy-efficient memory solutions. The development of SRAM (Static Random-Access Memory) ha...
Indeterminate solitary vertebral lesions on planar scintigraphy
Indeterminate solitary vertebral lesions on planar scintigraphy
Summary
Objective: This study aims to evaluate the added value of hybrid SPECT-CT in differential diagnosis of indeterminate solitary vertebral lesion (SVL) on planar sci...
MARS-seq2.0: an experimental and analytical pipeline for indexed sorting combined with single-cell RNA sequencing v1
MARS-seq2.0: an experimental and analytical pipeline for indexed sorting combined with single-cell RNA sequencing v1
Human tissues comprise trillions of cells that populate a complex space of molecular phenotypes and functions and that vary in abundance by 4–9 orders of magnitude. Relying solely ...
Design and Performance Evaluation of SRAM Processing in Memory Using TSMC 90nm CMOS Technology
Design and Performance Evaluation of SRAM Processing in Memory Using TSMC 90nm CMOS Technology
Memory is a crucial component in electronic circuits, especially in embedded devices. With the rapid development of AI and Machine Learning, the demand for processing large amounts...
Design of High Speed Sense Amplifiers for SRAM IC
Design of High Speed Sense Amplifiers for SRAM IC
In today's tech-driven landscape, semiconductor chips are critical to the functionality of most modern devices, requiring compact designs and low power consumption for efficient da...
Design and Analysis of Low Power FINFET SRAM with Leakage Current Reduction Techniques
Design and Analysis of Low Power FINFET SRAM with Leakage Current Reduction Techniques
Abstract
This article provides the development and examination of low-power FINFET SRAM with leakage current reduction techniques. The CMOS properties do not hold up well a...
Design and Stability analysis of CNTFET based SRAM cell
Design and Stability analysis of CNTFET based SRAM cell
Abstract
Carbon Nanotube Field Effect Transistor (CNTFET) has proved to be very beneficial for VLSI circuit designs in the nano scale range due to its amazing proper...

