Javascript must be enabled to continue!
A Novel High Computing Power Efficient VLSI Architectures of Three Operand Binary Adders
View through CrossRef
Directly or indirectly adders are the basic elements in almost all digital circuits, three operand adders are the basic building blocks in LCG (Linear congruential generator) based pseudo-random bit generators. Elementary adders are fast, area and power efficient for small bit sizes. Carry save adder computes the addition in O(n) time complexity, due to its ripple carry stage. Parallel prefix adders such as Han-Carlson compute the addition in O(log(n)) time complexity but at the cost of additional circuitry. Hence new high-speed power-efficient adder architecture is proposed which uses four stages to compute the addition, which consumes less power, and the adder delay decreases to O(n/2). Even though it is not much faster than the High-speed Area efficient VLSI architecture of three operand adders (HSAT3), it computes the addition by utilizing less power. The proposed architecture is implemented using Verilog HDL in Xilinx 14.7 design environment and it is evident that this adder architecture is 2 times faster than the carry save adder and 1, 1.5, 1.75 times faster than the hybrid adder structure for 32, 64, 128 bits respectively. Also, power utilization is 1.95 times lesser than HSAT3, 1.94 times lesser than the Han-Carlson adder, and achieves the lowest PDP than the existing three operand techniques.
Blue Eyes Intelligence Engineering and Sciences Engineering and Sciences Publication - BEIESP
Title: A Novel High Computing Power Efficient VLSI Architectures of Three Operand Binary Adders
Description:
Directly or indirectly adders are the basic elements in almost all digital circuits, three operand adders are the basic building blocks in LCG (Linear congruential generator) based pseudo-random bit generators.
Elementary adders are fast, area and power efficient for small bit sizes.
Carry save adder computes the addition in O(n) time complexity, due to its ripple carry stage.
Parallel prefix adders such as Han-Carlson compute the addition in O(log(n)) time complexity but at the cost of additional circuitry.
Hence new high-speed power-efficient adder architecture is proposed which uses four stages to compute the addition, which consumes less power, and the adder delay decreases to O(n/2).
Even though it is not much faster than the High-speed Area efficient VLSI architecture of three operand adders (HSAT3), it computes the addition by utilizing less power.
The proposed architecture is implemented using Verilog HDL in Xilinx 14.
7 design environment and it is evident that this adder architecture is 2 times faster than the carry save adder and 1, 1.
5, 1.
75 times faster than the hybrid adder structure for 32, 64, 128 bits respectively.
Also, power utilization is 1.
95 times lesser than HSAT3, 1.
94 times lesser than the Han-Carlson adder, and achieves the lowest PDP than the existing three operand techniques.
Related Results
Research and Design of Multibit Binary Adders on Fpga
Research and Design of Multibit Binary Adders on Fpga
This paper provides an analysis of the system characteristics and functional capabilities of various types of adders for the high-speed component construction of arithmetic and log...
Low Power Parallel Prefix Adder
Low Power Parallel Prefix Adder
Addition is a fundamental operation of all Arithmetic and Logic Units (ALU).The speed of addition operation decides the computational frequency of ALU. In order to improve the perf...
Design of a Parallel Processor for Visual Feedback Control Based on the Reconfiguration of Word Length
Design of a Parallel Processor for Visual Feedback Control Based on the Reconfiguration of Word Length
In the sensor feedback control of intelligent robots, the delay time must be reduced for a large number of multioperand multiply-additions. To reduce the delay time for the multipl...
[RETRACTED] Keto Max Power - BURN FATINSTEAD OF CARBS with Keto Max Power! v1
[RETRACTED] Keto Max Power - BURN FATINSTEAD OF CARBS with Keto Max Power! v1
[RETRACTED]Keto Max Power Reviews: Warning! Don’t Buy Dragons Den Pills Fast Until You Read This UK Latest Report Weight gain’s principle of “energy intake exceeding energy spent”...
Designing RNS-based FIR filter with Optimal area, Delay, and Power via the use of Swift Adders and Swift Multipliers
Designing RNS-based FIR filter with Optimal area, Delay, and Power via the use of Swift Adders and Swift Multipliers
Based on the Residue Number System (RNS), Finite Impulse Response filters have gained prominence in digital signal processing due to their efficiency in handling complex computatio...
Exploring Diverse Approaches in VLSI Design
Methodologies
Exploring Diverse Approaches in VLSI Design
Methodologies
The field of Very-Large-Scale Integration (VLSI) design has witnessed significant evolution, driven by
advances in technology and the increasing complexity of integrated circuits. ...
Advancements in Quantum Computing and Information Science
Advancements in Quantum Computing and Information Science
Abstract: The chapter "Advancements in Quantum Computing and Information Science" explores the fundamental principles, historical development, and modern applications of quantum co...
Research and design of a matrix multiplier on FPGA
Research and design of a matrix multiplier on FPGA
This paper presents a comprehensive investi- gation and hardware implementation of a multi-bit Brawn matrix multiplier architecture. The research focuses on analyzing the system ch...

