Javascript must be enabled to continue!
A Novel High Computing Power Efficient VLSI Architectures of Three Operand Binary Adders
View through CrossRef
Directly or indirectly adders are the basic elements in almost all digital circuits, three operand adders are the basic building blocks in LCG (Linear congruential generator) based pseudo-random bit generators. Elementary adders are fast, area and power efficient for small bit sizes. Carry save adder computes the addition in O(n) time complexity, due to its ripple carry stage. Parallel prefix adders such as Han-Carlson compute the addition in O(log(n)) time complexity but at the cost of additional circuitry. Hence new high-speed power-efficient adder architecture is proposed which uses four stages to compute the addition, which consumes less power, and the adder delay decreases to O(n/2). Even though it is not much faster than the High-speed Area efficient VLSI architecture of three operand adders (HSAT3), it computes the addition by utilizing less power. The proposed architecture is implemented using Verilog HDL in Xilinx 14.7 design environment and it is evident that this adder architecture is 2 times faster than the carry save adder and 1, 1.5, 1.75 times faster than the hybrid adder structure for 32, 64, 128 bits respectively. Also, power utilization is 1.95 times lesser than HSAT3, 1.94 times lesser than the Han-Carlson adder, and achieves the lowest PDP than the existing three operand techniques.
Blue Eyes Intelligence Engineering and Sciences Engineering and Sciences Publication - BEIESP
Title: A Novel High Computing Power Efficient VLSI Architectures of Three Operand Binary Adders
Description:
Directly or indirectly adders are the basic elements in almost all digital circuits, three operand adders are the basic building blocks in LCG (Linear congruential generator) based pseudo-random bit generators.
Elementary adders are fast, area and power efficient for small bit sizes.
Carry save adder computes the addition in O(n) time complexity, due to its ripple carry stage.
Parallel prefix adders such as Han-Carlson compute the addition in O(log(n)) time complexity but at the cost of additional circuitry.
Hence new high-speed power-efficient adder architecture is proposed which uses four stages to compute the addition, which consumes less power, and the adder delay decreases to O(n/2).
Even though it is not much faster than the High-speed Area efficient VLSI architecture of three operand adders (HSAT3), it computes the addition by utilizing less power.
The proposed architecture is implemented using Verilog HDL in Xilinx 14.
7 design environment and it is evident that this adder architecture is 2 times faster than the carry save adder and 1, 1.
5, 1.
75 times faster than the hybrid adder structure for 32, 64, 128 bits respectively.
Also, power utilization is 1.
95 times lesser than HSAT3, 1.
94 times lesser than the Han-Carlson adder, and achieves the lowest PDP than the existing three operand techniques.
Related Results
Research and Design of Multibit Binary Adders on Fpga
Research and Design of Multibit Binary Adders on Fpga
This paper provides an analysis of the system characteristics and functional capabilities of various types of adders for the high-speed component construction of arithmetic and log...
CHALLENGES AND CONVERGENCE OF QUANTUM COMPUTING AND VLSI
CHALLENGES AND CONVERGENCE OF QUANTUM COMPUTING AND VLSI
The convergence of quantum computing and VLSI technology represents a promising yet challenging direction for next-generation computing systems. This chapter examines the fundament...
4*4 Braun Multiplier using Adder Cells
4*4 Braun Multiplier using Adder Cells
The 4×4 Braun Multiplier using Adder Cells represents a fundamental and efficient digital circuit architecture designed to perform binary multiplication of two 4-bit unsigned numbe...
Low Power Parallel Prefix Adder
Low Power Parallel Prefix Adder
Addition is a fundamental operation of all Arithmetic and Logic Units (ALU).The speed of addition operation decides the computational frequency of ALU. In order to improve the perf...
AI-DRIVEN VLSI DESIGN AND AUTOMATION
AI-DRIVEN VLSI DESIGN AND AUTOMATION
The rapid increase in the complexity of Very Large-Scale Integration (VLSI) systems, along with continuous semiconductor scaling, has made conventional design and automation techni...
INTRODUCTION TO VLSI AND SEMICONDUCTOR TECHNOLOGY: A COMPREHENSIVE OVERVIEW
INTRODUCTION TO VLSI AND SEMICONDUCTOR TECHNOLOGY: A COMPREHENSIVE OVERVIEW
Very Large-Scale Integration (VLSI) and semiconductor technology form the foundation of modern electronic systems, enabling the realization of complex, high-performance, and low-po...
EDGE AI AND VLSI ARCHITECTURES FOR IOT
EDGE AI AND VLSI ARCHITECTURES FOR IOT
Edge AI has emerged as a key enabler for intelligent Internet of Things (IoT) systems by allowing data processing and decision-making to occur close to the data source. This chapte...
Design of a Parallel Processor for Visual Feedback Control Based on the Reconfiguration of Word Length
Design of a Parallel Processor for Visual Feedback Control Based on the Reconfiguration of Word Length
In the sensor feedback control of intelligent robots, the delay time must be reduced for a large number of multioperand multiply-additions. To reduce the delay time for the multipl...

