Search engine for discovering works of Art, research articles, and books related to Art and Culture
ShareThis
Javascript must be enabled to continue!

Multiple-valued cmos logic circuits with high-impedance output state

View through CrossRef
Principles and possibilities of synthesis and design of bus interface circuits with high-impedance output state in multiple-valued logic systems are described and proposed in the paper. The general principles for implementation of such circuits are considered first. Then the methods for synthesis and design of logic circuits with high-impedance output state in multiple-valued CMOS logic systems with any logic basis are proposed and described. Two principles of synthesis and implementation of CMOS multiple-valued logic circuits with high-impedance output state are proposed and described: the simple circuits with smaller number of transistors, and the buffer/driver circuits with decreased propagation delay time. As an example, the schemes of such CMOS multiple-valued logic circuits with the logic basis of 5 (quaternary multiple-valued logic circuits) are given and analyzed by computer simulations. Some of computer simulation results confirming descriptions and conclusions are also given in the paper.
Title: Multiple-valued cmos logic circuits with high-impedance output state
Description:
Principles and possibilities of synthesis and design of bus interface circuits with high-impedance output state in multiple-valued logic systems are described and proposed in the paper.
The general principles for implementation of such circuits are considered first.
Then the methods for synthesis and design of logic circuits with high-impedance output state in multiple-valued CMOS logic systems with any logic basis are proposed and described.
Two principles of synthesis and implementation of CMOS multiple-valued logic circuits with high-impedance output state are proposed and described: the simple circuits with smaller number of transistors, and the buffer/driver circuits with decreased propagation delay time.
As an example, the schemes of such CMOS multiple-valued logic circuits with the logic basis of 5 (quaternary multiple-valued logic circuits) are given and analyzed by computer simulations.
Some of computer simulation results confirming descriptions and conclusions are also given in the paper.

Related Results

Multiple-valued regenerative CMOS logic circuits with high-impedance output state
Multiple-valued regenerative CMOS logic circuits with high-impedance output state
Principles and possibilities of synthesis and design of multiple-valued (MV) regenerative CMOS logic circuits with high-impedance output state and any logic basis are proposed and ...
Quaternary regenerative CMOS logic circuits with high-impedance output state
Quaternary regenerative CMOS logic circuits with high-impedance output state
Principles and possibilities of synthesis and design of quaternary multiple valued regenerative CMOS logic circuits with high-impedance output state are de- scribed and proposed in...
Anàlisi de l'energia de transició màxima en circuits combinacionals CMOS
Anàlisi de l'energia de transició màxima en circuits combinacionals CMOS
En la dècada actual, l'augment del consum energètic dels circuits integrats està tenint un impacte cada vegada més important en el disseny electrònic. Segons l'informe de la Semico...
Optimum Transistor Sizing of CMOS Differential Amplifier Using Tunicate Swarm Algorithm
Optimum Transistor Sizing of CMOS Differential Amplifier Using Tunicate Swarm Algorithm
In this paper, optimum transistor sizing of CMOS differential amplifier using tunicate swarm algorithm (TSA) is proposed. The designing of CMOS differential amplifier is activated ...
EPD Electronic Pathogen Detection v1
EPD Electronic Pathogen Detection v1
Electronic pathogen detection (EPD) is a non - invasive, rapid, affordable, point- of- care test, for Covid 19 resulting from infection with SARS-CoV-2 virus. EPD scanning techno...
Charge recovery circuits
Charge recovery circuits
Modern VLSI systems are under strict power and performance constraints, and the trade-offs between these two aspects drive industry and academic research alike. Static CMOS has bee...
Impedance -based Stability Analysis on IBR Integrated Power System
Impedance -based Stability Analysis on IBR Integrated Power System
<p dir="ltr">This thesis examines the small-signal stability of inverter-based resources (IBRs) in a power system that contains grid-forming inverters (GFMs) using impedance-...
Solder joint degradation and detection using RF impedance analysis
Solder joint degradation and detection using RF impedance analysis
PurposeThe purpose of this paper is to clarify the method of using RF impedance changes as an early indicator of degradation of solder joint. It proposes the mode of crack propagat...

Back to Top