Search engine for discovering works of Art, research articles, and books related to Art and Culture
ShareThis
Javascript must be enabled to continue!

Design and Implementation of Reversible Vedic Multiplier with Trlic

View through CrossRef
The 'Vedic Mathematics' is the name given to the ancient system of mathematics with a unique technique of calculations based on simple rules and principles with which any mathematical problem can be solved with the help of arithmetic, algebra, geometry or trigonometry. In any of the fastest ALU, multiplier play an inevitable role. There is always a demand on high speed multiplier due to the raising limitation on delay. Increasing the speed of a multiplier there are number of new techniques have been implemented in which multiplier using Vedic mathematics are foremost one. The system performance and delay depend on the performance of multiplier used in it. Multiplier are used in different area such as cryptography, image processing application, embedded system application, programmable filter application etc .One of the major techniques to scale back the power dissipation is Reversible logic. There is no loss of data therefore power dissipation is reduced producing distinctive output for fixed input and vice-versa. The main objective of the project is to scale back the TRLIC of the multiplier factor by exploitation of Vedic arithmetic.The proposed methods are designed using VHDL Programming language, simulation and synthesis are done using Cadence RTL compiler in 180nm technology.
Blue Eyes Intelligence Engineering and Sciences Engineering and Sciences Publication - BEIESP
Title: Design and Implementation of Reversible Vedic Multiplier with Trlic
Description:
The 'Vedic Mathematics' is the name given to the ancient system of mathematics with a unique technique of calculations based on simple rules and principles with which any mathematical problem can be solved with the help of arithmetic, algebra, geometry or trigonometry.
In any of the fastest ALU, multiplier play an inevitable role.
There is always a demand on high speed multiplier due to the raising limitation on delay.
Increasing the speed of a multiplier there are number of new techniques have been implemented in which multiplier using Vedic mathematics are foremost one.
The system performance and delay depend on the performance of multiplier used in it.
Multiplier are used in different area such as cryptography, image processing application, embedded system application, programmable filter application etc .
One of the major techniques to scale back the power dissipation is Reversible logic.
There is no loss of data therefore power dissipation is reduced producing distinctive output for fixed input and vice-versa.
The main objective of the project is to scale back the TRLIC of the multiplier factor by exploitation of Vedic arithmetic.
The proposed methods are designed using VHDL Programming language, simulation and synthesis are done using Cadence RTL compiler in 180nm technology.

Related Results

The Rig-Vedic and Post-Rig-Vedic Polity (1500 BCE-500 BCE) [PDF, E-Book]
The Rig-Vedic and Post-Rig-Vedic Polity (1500 BCE-500 BCE) [PDF, E-Book]
The book critically examines and assesses the literary evidence available through Vedic and allied literature portraying the nature of Vedic polity, the functionalities of its vari...
The Rig-Vedic and Post-Rig-Vedic Polity (1500 BCE-500 BCE) [EPUB, E-Book]
The Rig-Vedic and Post-Rig-Vedic Polity (1500 BCE-500 BCE) [EPUB, E-Book]
The book critically examines and assesses the literary evidence available through Vedic and allied literature portraying the nature of Vedic polity, the functionalities of its vari...
Boddha and Jain Knowledge Tradition in Pali and Prakrit Languages
Boddha and Jain Knowledge Tradition in Pali and Prakrit Languages
Summary:- Before writing anything about Buddhism and Jainism and before analyzing their philosophy, it is necessary to take into account the background against whic...
Bit wise and delay of vedic multiplier
Bit wise and delay of vedic multiplier
The Vedic multiplier is derived from the ancient mathematics called Vedic mathematics .The ancient mathematics has different sutras in that we use Urdhva Tiryagbhyam sutra which me...
Design
Design
Conventional definitions of design rarely capture its reach into our everyday lives. The Design Council, for example, estimates that more than 2.5 million people use design-related...
Vedic Chess Sutras for Winning Strategies in Chess Game
Vedic Chess Sutras for Winning Strategies in Chess Game
Chess is a game of great significance, transcending its role as a pastime to become a tool for personal growth, education, cultural expression, and intellectual development. Its le...
Design of delay efficient Booth multiplier using pipelining
Design of delay efficient Booth multiplier using pipelining
Multiplication is one of the most an essential arithmetic operation used in numerous applications in digital signal processing and communications. These applications need transform...
4*4 Braun Multiplier using Adder Cells
4*4 Braun Multiplier using Adder Cells
The 4×4 Braun Multiplier using Adder Cells represents a fundamental and efficient digital circuit architecture designed to perform binary multiplication of two 4-bit unsigned numbe...

Back to Top