Javascript must be enabled to continue!
Performance Evaluation of FPGA-Based Design of Modified Chua Oscillator
View through CrossRef
The chaotic systems are one of the most important areas that increasing the popularity and are actively used in several fields. One of the most essential structures in chaotic systems is chaotic oscillator which generates chaotic signals. IQ-Math and floating point number systems are one of the preferred number standards. Presented in this study, the Modified Chua chaotic oscillator has been designed to work on FPGA chips using fixed point and floating point number systems. Euler numeric algorithm has been used for the design of the Modified Chua chaotic oscillator. The first section of the study, Modified Chua chaotic system based on fixed point has been composed the model in the Matlab Simulink and transformed to VHDL with the help of Matlab HDL Coder Toolbox. The second section of the study, Modified Chua chaotic oscillator has been designed with VHDL based on floating point. Modified Chua chaotic oscillators which are composed with two different number standards have been tested using Xilinx ISE Design Tools in VHDL. Modified Chua chaotic oscillators which have two different numbers standards and designed, are synthesized for Virtex-6 on ML605 FPGA development board with Xilinx ISE Design Tools 14.2 program. Values that are achieved from the process of synthesizing and maximum operating frequency have been presented. As a result, the study has obtained that fixed point number standard maximum operating frequency is 50.242 MHz and floating point number standard maximum operating frequency is 273.631 MHz.
Title: Performance Evaluation of FPGA-Based Design of Modified Chua Oscillator
Description:
The chaotic systems are one of the most important areas that increasing the popularity and are actively used in several fields.
One of the most essential structures in chaotic systems is chaotic oscillator which generates chaotic signals.
IQ-Math and floating point number systems are one of the preferred number standards.
Presented in this study, the Modified Chua chaotic oscillator has been designed to work on FPGA chips using fixed point and floating point number systems.
Euler numeric algorithm has been used for the design of the Modified Chua chaotic oscillator.
The first section of the study, Modified Chua chaotic system based on fixed point has been composed the model in the Matlab Simulink and transformed to VHDL with the help of Matlab HDL Coder Toolbox.
The second section of the study, Modified Chua chaotic oscillator has been designed with VHDL based on floating point.
Modified Chua chaotic oscillators which are composed with two different number standards have been tested using Xilinx ISE Design Tools in VHDL.
Modified Chua chaotic oscillators which have two different numbers standards and designed, are synthesized for Virtex-6 on ML605 FPGA development board with Xilinx ISE Design Tools 14.
2 program.
Values that are achieved from the process of synthesizing and maximum operating frequency have been presented.
As a result, the study has obtained that fixed point number standard maximum operating frequency is 50.
242 MHz and floating point number standard maximum operating frequency is 273.
631 MHz.
Related Results
Method of QoS evaluation of FPGA as a service
Method of QoS evaluation of FPGA as a service
The subject of study in this article is the evaluation of the performance issues of cloud services implemented using FPGA technology. The goal is to improve the performance of clou...
Аналіз застосування технологій ПЛІС в складі IoT
Аналіз застосування технологій ПЛІС в складі IoT
The subject of study in this article and work is the modern technologies of programmable logic devices (PLD) classified as FPGA, and the peculiarities of its application in Interne...
Methods of Deployment and Evaluation of FPGA as a Service Under Conditions of Changing Requirements and Environments
Methods of Deployment and Evaluation of FPGA as a Service Under Conditions of Changing Requirements and Environments
Applying Field Programmable Gate Array (FPGA) technology in cloud infrastructure and heterogeneous computations is of great interest today. FPGA as a Service assumes that the progr...
FROM THE CHUA CIRCUIT TO THE GENERALIZED CHUA MAP
FROM THE CHUA CIRCUIT TO THE GENERALIZED CHUA MAP
We analytically derive a one-dimensional map from an ODE which produces a double scroll very similar to the Chua double scroll. Our analysis leads us to suggest a generalization of...
Comparación de enfoques de desarrollo HDL y HLL en FPGA para aplicaciones de procesamiento de imágenes
Comparación de enfoques de desarrollo HDL y HLL en FPGA para aplicaciones de procesamiento de imágenes
Desde su invención a medidados de los 90, las FPGA han destacado por su gran poder de cómputo, bajo consumo energético y alta flexibilidad al reconfigurar su arquitectura interna p...
Theoretical investigation of injection-locked differential oscillator
Theoretical investigation of injection-locked differential oscillator
A preliminary analysis of published works on this topic showed that at present there is no sufficiently substantiated theory of such devices, and the approximate approaches used ar...
The Lagrangian and Hamiltonian for the Two-Dimensional Mathews-Lakshmanan Oscillator
The Lagrangian and Hamiltonian for the Two-Dimensional Mathews-Lakshmanan Oscillator
The purpose of this paper is to illustrate the theory and methods of analytical mechanics that can be effectively applied to the research of some nonlinear nonconservative systems ...


